

## **Sardar Patel Institute of Technology** Bhavan's Campus, Munshi Nagar, Andheri (West), Mumbai-400058-India

(Autonomous Institute Affiliated to University of Mumbai)

| Course<br>Code | Course Name               | Teaching<br>Scheme<br>(Hrs/week) |    |    | Credits Assigned    |   |   |       |
|----------------|---------------------------|----------------------------------|----|----|---------------------|---|---|-------|
|                |                           | L                                | T  | P  | L                   | T | P | Total |
| EL43           |                           | 03                               |    |    | 03                  |   |   | 03    |
|                | Computer Organization and | <b>Examination Scheme</b>        |    |    |                     |   |   |       |
|                | Architecture              | ISE                              | M  | SE | ESE                 |   |   |       |
|                |                           | 10                               | 30 | )  | 100 (60% Weightage) |   |   |       |

| <b>Pre-requisite Course Codes</b>                                  |                                                  | se Codes   EL33 (Digital Circuits)                             |  |  |  |
|--------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------|--|--|--|
| After successful completion of the course, student will be able to |                                                  |                                                                |  |  |  |
|                                                                    | CO1                                              | CO1 Describe basic structure of computer.                      |  |  |  |
|                                                                    | CO2                                              | Apply arithmetic algorithm for solving problems.               |  |  |  |
| Course                                                             | CO3                                              | Compare different processor architectures.                     |  |  |  |
| Outcomes                                                           | omes CO4 Describe the memory mapping techniques. |                                                                |  |  |  |
|                                                                    | CO5                                              | Apply I/O concept for simulating I/O device operations.        |  |  |  |
|                                                                    | CO6                                              | Analyze different parallel processing and pipelining concepts. |  |  |  |

| Module | Unit                                              | Topics                                                                                                                                                                                                                                                                                                                                                                     | Ref. | Hrs. |
|--------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| No.    | No.                                               |                                                                                                                                                                                                                                                                                                                                                                            |      |      |
| 1      | Overview of Computer Architecture & Organization: |                                                                                                                                                                                                                                                                                                                                                                            |      |      |
|        | 1.1                                               | Fundamentals of Computer Design: Introduction with Classes of Computers, Defining Computer Architecture, Trends in Technology, Introduction of Computer Organization and Architecture, Basic organization of computer and block level description of the functional units, Evolution of x86 Computers, Von Neumann model, Harvard Model, Embedded system, ARM architecture | 1,4  | 5    |
|        | 1.2                                               | Performance Issues: Designing for performance, Multicore, GPGPU, Amdahl's Law                                                                                                                                                                                                                                                                                              | 1,4  | 2    |
| 2      |                                                   | Data Representation and Arithmetic Algorithms:                                                                                                                                                                                                                                                                                                                             |      |      |
|        | 2.1                                               | Number representation: Floating-point representation, Floating point arithmetic, IEEE 754 floating point number representation                                                                                                                                                                                                                                             | 5,6  | 2    |
|        | 2.2                                               | Integer Data computation: Addition, Subtraction. Multiplication: Signed multiplication, Booth's algorithm.                                                                                                                                                                                                                                                                 | 5,6  | 2    |
|        | 2.3                                               | Division of integers: Restoring and non-restoring division                                                                                                                                                                                                                                                                                                                 | 5,6  | 2    |
| 3      |                                                   | Processor Organization and Control Unit:                                                                                                                                                                                                                                                                                                                                   |      |      |
|        | 3.1                                               | CPU Architecture, Register Organization,<br>ISA categories: Complex Instruction Set Computing ISA Features,<br>Reduced Instruction Set Computing ISA Features. Instruction                                                                                                                                                                                                 | 2,4  | 4    |

## **Sardar Patel Institute of Technology**



Bhavan's Campus, Munshi Nagar, Andheri (West), Mumbai-400058-India (Autonomous Institute Affiliated to University of Mumbai)

|   |     | formats, basic instruction cycle. Instruction interpretation and                                                                                                                  |       |    |
|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|
|   |     | sequencing.                                                                                                                                                                       |       |    |
|   | 3.2 | Control Unit:Soft wired (Micro-programmed) and hardwired control unit design methods. Microinstruction sequencing and execution. Micro operations, concepts of nano programming.  | 2,3   | 4  |
|   | 3.3 | RISC and CISC: Introduction to RISC and CISC architectures and design issues.                                                                                                     | 3     | 1  |
| 4 |     | Memory Organization:                                                                                                                                                              |       |    |
|   | 4.1 | Introduction to Memory and Memory parameters. Classifications of primary and secondary memories. Types of RAM and ROM, Allocation policies, Memory hierarchy and characteristics. | 3     | 3  |
|   | 4.2 | Cache memory: Concept, architecture (L1, L2, L3), mapping techniques. Cache Coherency, Interleaved and Associative memory.                                                        | 2,3   | 3  |
|   | 4.3 | Virtual Memory: Concept, Segmentation and Paging, Page replacement policies. LRU, FIFO                                                                                            | 4,5   | 4  |
| 5 |     | I/O Organization and Introduction to Parallel Processing:                                                                                                                         |       |    |
|   | 5.1 | Buses: Types of Buses, Bus Arbitration, BUS standards                                                                                                                             | 5,6   | 3  |
|   | 5.2 | I/O Interface, I/O channels, I/O modules and IO processor, Types of data transfer techniques: Programmed I/O, Interrupt driven I/O and DMA.                                       | 2,5,6 | 4  |
|   | 5.3 | Introduction to parallel processing concepts, Flynn's classifications, pipeline processing, Pipeline stages, Hazards                                                              | 5     | 3  |
|   |     |                                                                                                                                                                                   | Total | 42 |

## **References:**

- 1. Carl Hamacher, ZvonkoVranesic and Safwat Zaky, "Computer Organization", 5<sup>th</sup> edition, Tata McGraw-Hill, 2011.
- 2. John P. Hayes, "Computer Architecture and Organization", 3<sup>rd</sup> edition, Tata McGraw-Hill, 2012.
- 3. William Stallings, "Computer Organization and Architecture: Designing for Performance", 9<sup>th</sup> edition, Pearson, 2012.
- 4. B. Govindarajulu, "Computer Architecture and Organization: Design Principles and Applications", 2<sup>nd</sup> edition, Tata McGraw-Hill, 2010.
- 5. Dr. M. Usha, T. S. Srikanth, "Computer System Architecture and Organization", 1<sup>st</sup> edition, Wiley India, 2012.
- 6. Nicholas P Carter Adapted by Raj Kamal, "Computer Architecture and Organization", 2<sup>nd</sup> edition, Schaum's Outline, Tata McGraw Hill,2010.